Semester: 4th

Programme: B.Tech

Branch: CSE, IT, CSCE, CSSE, E&CSc

## SPECIAL SUPPLEMENTARY EXAMINATION-2023 4th Semester B.Tech

## COMPUTER ORGANIZATION AND ARCHITECTURE CS 2006

(For 2022 (L.E), 2021 & Previous Admitted Batches)

Time: 3 Hours

Full Marks: 50

Answer any SIX questions.

Question paper consists of four SECTIONS i.e. A, B, C and D.

Section A is compulsory.

Attempt minimum one question each from Sections B, C, D.

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable and all parts of a question should be answered at one place only.

## **SECTION-A**

Answer the following questions.

 $[1 \times 10]$ 

- (a) Register R<sub>1</sub> and R<sub>2</sub> of a computer contains the decimal value1000 and 250. What are the effective address of memory operand in each of the following instruction?
  - i) LOAD  $10 (R_1), R_2$
  - ii) MOVE 100, R<sub>7</sub>
  - iii) ADD  $(R_2)$ ,  $R_1$
  - iv)  $MUL(R_2)+, R_5$
- (b) Differentiate between Big Endian and little Endian scheme with suitable example.
- (c) The content of register R1 is 10001011. What will be the decimal value of the content of R1 after execution of the following instruction? Assume the number is represented in 2's complement format and carry bit is zero.

RotateRC #2, R1 //RotateRight through carry.

(d) A subroutine "SUB1" is located at an address 1000 in memory. After the execution of the following instruction, what will be the value of PC? Call SUB1 // The instruction is located at address 2000 and the length of the instruction is 4 bytes. Why is refreshing required in a dynamic memory cell? (e) (f) How many external connections are required to design 128MX32 memory chip? A CPU has 32 bit memory address and 128KB of cache (g) memory. The cache is organized as a 4-way set associative cache with a block size of 32bytes. How many number of sets are there in the cache memory? Represent 25.50 into IEEE-754 single precision (h) floating point format. Give the Booth recoding for the multiplier: 10101 (i) (i) What is vectored interrupt technique? SECTION-B Write the assembly code to evaluate the following [4] (a) arithmetic expression: X = (A+B-C\*D) / (E-F)i) Using an accumulator type computer with one address instructions. ii) Using RISC computer instruction format. Explain the following addressing modes with examples: [4] i. Register Indirect mode ii. Index mode iii Relative mode iv. Autodecrement mode.

3. (a) Write the sequence of control steps for the following instructions for single bus CPU organization. Assume second operand is the destination operand.

i) MUL #23, R2

ii) AND (R5), R1

(b) Draw block diagram of the micro-programmed control [4] unit. Explain the following terms related to microprogrammed control unit. Micro Instruction i) Micro Program ii) Micro Routine iii) Control Store iv) SECTION-C Discuss the factors that affect the performance of a [4] 4. (a) computer. If a 5GHz computer takes 4 clock cycles for ALU instructions, 10 clock cycles for branch instructions and 3 clock cycles for data transfer instructions. Then Find the total time taken by the computer to execute the program that consists of 15 ALU instructions, 5 branch instructions and 20 data transfer instructions. Explain the 3-bus architecture inside CPU with neat [4] (b) diagram. Write the control signals for the following instruction.  $MUL(R7),R_2$  //  $R_2$  is the destination A cache consists of a total of 256 blocks. The main [4] 5. (a) memory contains 2048 blocks, each consisting of 16 words (i) What is the size of the cache memory? (ii) How many bits are there in each of the TAG, BLOCK, and WORD field in case of direct mapping? (iii) How many bits are there in each of the TAG, and WORD field in case of associative mapping? (iv) How many bits are there in each of the TAG, SET, and WORD field in case of 8-way set-associative mapping?

[4]

A computer uses RAM chips of 128K X 4 capacity.

(b) A computer uses RAM chips of 128K X 4 capacity. [4] Design a memory capacity of 1M X 16 by using available chips. Discuss the technique of virtual memory address [4] (a) translation. What is the importance of TLB in virtual address translation? (b) Explain the technique of memory interleaving. [4] Consider a memory of 8 words per block. If 2 clock cycle are required to transfer address from CPU to main memory and 6 clock cycle to access the 1st word and 4 clock cycle each for consecutive words and 1 clock cycle for transferring the word from memory to cache. Then calculate the total clock cycle required to transfer the block with inter leaving and without interleaving if the number of modules is four. SECTION-D (a) Perform the following division operation using 7. [4] restoring method.  $13 \div 4$ . Multiply -14 x 9 using Booth's multiplication (b) [4] algorithm. 8. (a) Explain Program- Controlled I/O technique. Why [4] interrupt driven I/O is more advantageous than Program-Controlled I/O? Explain the registers used in a DMA operation. [4] (b) Distinguish between cycle stealing and burst mode data

\*\*\*\*

transfer in DMA.